Appendix
Rev. 5.00 May 29, 2006 page 686 of 698
REJ09B0146-0500
Table B.7
Pin States (Synchronous DRAM/Little Endian)
32-Bit Bus Width
Pin
Byte
Access
(Address
4n)
Byte
Access
(Address
4n + 1)
Byte
Access
(Address
4n + 2)
Byte
Access
(Address
4n + 3)
Word
Access
(Address
4n)
Word
Access
(Address
4n + 2)
Longword
Access
CS6
to
CS2
,
CS0
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
R
High
High
High
High
High
High
High
RD
W
High
High
High
High
High
High
High
R
High
High
High
High
High
High
High
RD/
WR
W
Low
Low
Low
Low
Low
Low
Low
BS
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
RASU
/PTD[1]
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
RASL
/PTD[0]
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
CASL
/PTD[2]
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
High/Low
*
1
CASU
/PTD[3]
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
Low/High
*
1
R
Low
High
High
High
Low
High
Low
DQMLL
/
WE0
W
Low
High
High
High
Low
High
Low
R
High
Low
High
High
Low
High
Low
DQMLU
/
WE1
W
High
Low
High
High
Low
High
Low
R
High
High
Low
High
High
Low
Low
DQMUL
/
WE2
/
ICIORD
W
High
High
Low
High
High
Low
Low
R
High
High
High
Low
High
Low
Low
DQMUU
/
WE3
/
ICIOWR
W
High
High
High
Low
High
Low
Low
CE2A
/PTD[6]
High
High
High
High
High
High
High
CE2B
/PTD[7]
High
High
High
High
High
High
High
CKE
High
*
2
High
*
2
High
*
2
High
*
2
High
*
2
High
*
2
High
*
2
WAIT
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
IOIS16
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
A25 to A0
Address
command
Address
command
Address
command
Address
command
Address
command
Address
command
Address
command
D7 to D0
Valid data
Invalid data Invalid data Invalid data Valid data
Invalid data Valid data
D15 to D8
Invalid data Valid data
Invalid data Invalid data Valid data
Invalid data Valid data
D23 to D16
Invalid data Invalid data Valid data
Invalid data Invalid data Valid data
Valid data
D31 to D24
Invalid data Invalid data Invalid data Valid data
Invalid data Valid data
Valid data
Notes: 1. Lower 32-Mbyte access/Upper 32-Mbyte access
2. Normally high. Low in self-refreshing.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...