Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 447 of 698
REJ09B0146-0500
16.3.5
Serial Mode Register 2 (SCSMR2)
The serial mode register2 (SCSMR2) is an eight-bit register that specifies the SCIF serial
communication format and selects the clock source for the baud rate generator.
The CPU can always read and write the SCSMR2.
Bit
Bit Name
Initial
Value
R/W
Description
7
—
0
R
Reserved
This bit is always read 0. The write value should always be
0.
6
CHR
0
R/W
Character Length
Selects seven-bit or eight-bit data in the asynchronous
mode.
0: Eight-bit data.
1: Seven-bit data.
Note: When seven-bit data is selected, the MSB (bit 7)
in SCFTPR2 is not transmitted.
5
PE
0
R/W
Parity Enable
Selects whether to add a parity bit to transmit data and to
check the parity of receive data.
0: Parity bit not added or checked.
1: Parity bit added and checked.
Note: When PE is set to 1, an even or odd parity bit is
added to transmit data, depending on the parity mode
(O/
E
) setting. Receive data parity is checked according
to the even/odd (O/
E
) mode setting.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...