Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 292 of 698
REJ09B0146-0500
9.5
Compare Match Timer (CMT)
DMAC has an on-chip compare match timer (CMT) to generate DMA transfer request. The CMT
has 16-bit counter. Figure 9.26 shows a CMT block diagram.
9.5.1
Feature
The CMT has the following features:
•
Four types of counter input clock can be selected
One of four internal clocks (P
φ
/4, P
φ
/8, P
φ
/16, P
φ
/64) can be selected.
•
Generate DMA transfer request when compare match occurs.
Internal bus
Bus
interface
Control circuit
Clock selection
CMSTR
CMCSR
CMCOR
Comparator
CMCNT
Module bus
CMT
P
φ
/4
P
φ
/8
P
φ
/16
P
φ
/64
CMSTR:
CMCSR:
CMCOR:
CMCNT:
Legend:
Compare match timer start register
Compare match timer control/status register
Compare match timer constant register
Compare match timer counter
Figure 9.26 CMT Block Diagram
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...