Section 10 Clock Pulse Generator (CPG)
Rev. 5.00 May 29, 2006 page 314 of 698
REJ09B0146-0500
CAP2
V
CC
(PLL2)
V
CC
(PLL1)
V
CC
C1 = 470 pF
C2 = 470 pF
V
ss
CAP1
V
ss
(PLL2)
V
ss
(PLL1)
Avoid crossing
signal lines
Power supply
Reference values
C2
C1
Figure 10.3 Points for Attention when Using PLL Oscillator Circuit
Notes on Wiring Power Supply Pins: To avoid crossing signal lines, wire V
CC
−
PLL1, V
CC
−
PLL2,
and V
SS
−
PLL2 as three patterns from the power supply source on the board so that they are
independent of digital V
CC
and V
SS
.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...