Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 452 of 698
REJ09B0146-0500
16.3.7
Serial Status Register 2 (SCSSR2)
The serial status register 2 (SCSSR2) is a 16-bit register. The upper 8 bits indicate the number of
receive errors in the data of the SCFRDR2, and the lower 8 bits indicate SCIF operating state.
The CPU can always read and write the SCSSR2, but cannot write 1 to the status flags (ER,
TEND, TDFE, BRK, OPER, and DR). These flags can be cleared to 0 only if they have first been
read (after being set to 1). Bits 3 (FER) and 2 (PER) are read-only bits and cannot be written.
Bit
Bit Name
Initial
Value
R/W
Description
15 to
12
PER3 to
PER0
All 0
R
Number of parity errors
These bits indicate the number of data items that contain a
parity error in the receive data stored in the SCFRDR2.
(The number of parity errors in the SCFRDR2)
11 to
8
FER3 to
FER0
All 0
R
Number of framing errors
These bits indicate the number of data items that contain a
framing error in the receive data stored in the SCFRDR2.
(The number of framing errors in the SCFRDR2)
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...