Appendix
Rev. 5.00 May 29, 2006 page 689 of 698
REJ09B0146-0500
PCMCIA Memory Interface
(Area 6)
PCMCIA/IO Interface
(Area 6)
8-Bit
Bus
Width
16-Bit Bus Width
8-Bit
Bus
Width
16-Bit Bus Width
Pin
Byte/
Word/
Longword
Access
Byte
Access
(Address
2n)
Byte
Access
(Address
2n + 1)
Word/
Longword
Access
Byte/
Word/
Longword
Access
Byte
Access
(Address
2n)
Byte
Access
(Address
2n+1)
Word/
Longword
Access
CS6
to
CS2
,
CS0
Enabled
Enabled
High
Enabled
Enabled
Enabled
High
Enabled
R
Low
Low
Low
Low
High
High
High
High
RD
W
High
High
High
High
High
High
High
High
R
High
High
High
High
High
High
High
High
RD/
WR
W
Low
Low
Low
Low
Low
Low
Low
Low
BS
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
RASU
/PTD[1]
High
High
High
High
High
High
High
High
RASL
/PTD[0]
High
High
High
High
High
High
High
High
CASL
/PTD[2]
High
High
High
High
High
High
High
High
CASU
/PTD[3]
High
High
High
High
High
High
High
High
R
High
High
High
High
High
High
High
High
WE0
/
DQMLL
W
High
High
High
High
High
High
High
High
R
High
High
High
High
High
High
High
High
WE1
/
WE
/
DQMLU
W
Low
Low
Low
Low
High
High
High
High
R
High
High
High
High
Low
Low
Low
Low
WE2
/
ICIORD
/
DQMUL
/PTC[1]
W
High
High
High
High
High
High
High
High
R
High
High
High
High
High
High
High
High
WE3
/
ICIOWR
/
DQMUU
/PTC[2]
W
High
High
High
High
Low
Low
Low
Low
CE2A
/PTD[6]
High
High
High
High
High
High
High
High
CE2B
/PTD[7]
High
High
Low
Low
High
High
Low
Low
CKE
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
WAIT
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
IOIS16
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Enabled
Enabled
A25 to A0
Address
Address
Address
Address
Address
Address
Address
Address
D7 to D0
Valid data
Valid
data
Invalid
data
Valid
data
Valid
data
Valid
data
Invalid
data
Valid
data
D15 to D8
Hi-Z
*
2
Invalid
data
Valid
data
Valid
data
Hi-Z
*
2
Invalid
data
Valid
data
Valid
data
D31 to D16
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Notes: 1. Disabled when WCR2 register wait setting is 0.
2. Unused data pins should be switched to the port function, or pulled up or down.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...