Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 283 of 698
REJ09B0146-0500
Relationship between Request Modes and Bus Modes by DMA Transfer Category: Table 9.5
shows the relationship between request modes and bus modes by DMA transfer category.
Table 9.5
Relationship of Request Modes and Bus Modes by DMA Transfer Category
Address
Mode
Transfer Category
Request
Mode
Bus
Mode
Transfer
Size (bits)
Usable
Channels
External device with DACK and
external memory
External
B/C
8/16/32/128
0,1
External device with DACK and
memory-mapped external device
External
B/C
8/16/32/128
0, 1
External memory and external
memory
All
*
1
B/C
8/16/32/128
0 to 3
*
5
External memory and memory-
mapped external device
All
*
1
B/C
8/16/32/128
0 to 3
*
5
Memory-mapped external device
and memory-mapped external
device
All
*
1
B/C
8/16/32/128
0 to 3
*
5
External memory and on-chip
peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0 to 3
*
5
Memory-mapped external device
and on-chip peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0 to 3
*
5
Dual
On-chip peripheral module and
on-chip peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0 to 3
*
5
External device with DACK and
external memory
External
B/C
8/16/32/128
0, 1
Single
External device with DACK and
memory-mapped external device
External
B/C
8/16/32/128
0, 1
B: Burst, C: Cycle steal
Notes: 1. External requests, auto requests and on-chip peripheral module requests are all
available. For on-chip peripheral module requests, however, SCIF, and A/D converter
cannot be specified as the transfer request source.
2. External requests, auto requests and on-chip peripheral module requests are all
available. When the SCIF, or A/D converter is also the transfer request source,
however, the transfer destination or transfer source must be the SCIF, or A/D converter,
respectively.
3. If the transfer request source is the SCIF, the cycle-steal mode is only available.
4. The access size permitted when the transfer destination or source is an on-chip
peripheral module register.
5. If the transfer request is an external request, channels 0 and 1 are only available.
6. If the transfer request source is the SDRAM, the transfer size should be set smaller
than the bus width.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...