Section 19 A/D Converter (ADC)
Rev. 5.00 May 29, 2006 page 546 of 698
REJ09B0146-0500
Offset error is the deviation between actual and ideal A/D conversion characteristics when the
digital output value changes from the minimum (zero voltage) 0000000000 (000 in the figure) to
000000001 (001 in the figure) (figure 19.10, item (1)). Full-scale error is the deviation between
actual and ideal A/D conversion characteristics when the digital output value changes from the
1111111110 (110 in the figure) to the maximum 1111111111 (111 in the figure) (figure 19.10,
item (2)). Quantization error is the intrinsic error of the A/D converter and is expressed as 1/2 LSB
(figure 19.10, item (3)). Nonlinearity error is the deviation between actual and ideal A/D
conversion characteristics between zero voltage and full-scale voltage (figure 19.10, item (4)).
Note that it does not include offset, full-scale or quantization error.
111
110
101
100
011
010
001
000
0
1/8
2/8
3/8
4/8
5/8
6/8
7/8
FS
Analog input
voltage
Legend:
FS: Full-scale voltage
(3) Quantization
error
Ideal A/D
conversion
characteristics
(4) Nonlinearity
error
Ideal A/D
conversion
characteristics
Actual A/D
convertion
characteristics
(2) Full-scale error
Digital output
Analog input
voltage
(1) Offset error
FS
Digital output
Figure 19.10 Definitions of A/D Conversion Accuracy
19.9
Usage Note
When using the A/D converter, note the points listed in section 19.9.1 below.
19.9.1
Setting Analog Input Voltage
•
Analog Input Voltage Range: During A/D conversion, the voltages input to the analog input
pins ANn should be in the range AV
SS
≤
ANn
≤
AV
CC
(n = 0 to 3).
•
AV
CC
, AV
SS
, Input Voltage: AV
CC
and AV
SS
should be related as follows: AV
CC
= V
CC
Q ±
0.2 V and AV
SS
= V
SS
.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...