Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 164 of 698
REJ09B0146-0500
Bus sizing function for I/O bus width (only in the little endian mode)
•
Refresh function
Refresh cycles will be automatically maintained in the sleep mode even after the external
bus frequency is reduced to 1/4 of its normal operating frequency
•
The refresh counter can be used as an interval timer
Outputs an interrupt request signal using the compare-matching function
Outputs an interrupt request signal when the refresh counter overflows
WCR1
WCR2
BCR1
Module bus
MCR
BSC
RFCR
RTCNT
Comparator
Refresh
controller
Peripheral bus
Internal bus
Interrupt
controller
Memory
controller
Area
controller
Wait
controller
CS0
,
CS6
to
CS2
,
CE2A
,
CE2B
WAIT
BS
RD
RD/
WR
WE3
to
WE0
RASx
CASx
CKE
ICIORD
,
ICIOWR
IOIS16
WCR
BCR
MCR
PCR
Legend:
Bus
interface
RTCSR
RTCOR
BCR2
PCR
: Wait state control register
: Bus control register
: Memory control register
: PCMCIA control register
RFCR
RTCNT
RTCOR
RTCSR
: Refresh count register
: Refresh timer count register
: Refresh time constant register
: Refresh timer control/status register
Figure 8.1 BSC Functional Block Diagram
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...