Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 136 of 698
REJ09B0146-0500
Table 6.7
Interrupt Response Time
Number of States
Item
NMI
IRQ
IRL
Peripheral
Modules
Notes
Time for priority
decision and SR
mask bit comparison
0.5 × Icyc
+ 1.5 × Bcyc
1.5 × Icyc
+ 0.5 × Bcyc
+ 2 × Pcyc
*
2
0.5 × Icyc
+ 0.5 × Bcyc
+ 3.5 × Pcyc
0.5 × Icyc
+ 1.5 × Pcyc
*
3
0.5 × Icyc
+ 3 × Pcyc
*
4
Wait time until end
of sequence being
executed by CPU
X (
≥
0) × Icyc X (
≥
0) × Icyc X (
≥
0) × Icyc X (
≥
0) × Icyc
Interrupt exception
processing is kept
waiting until the
executing instruction
ends. If the number of
instruction execution
states is S
*
1
, the
maximum wait time is:
X = S – 1. However, if
BL is set to 1 by instruc-
tion execution or by an
exception, interrupt
exception processing is
deferred until
completion of an
instruction that clears
BL to 0. If the following
instruction masks
interrupt exception
processing, the
processing may be
further deferred.
Time from interrupt
exception processing
(save of SR and PC)
until fetch of first
instruction of exception
service routine is
started
5 × Icyc
5 × Icyc
5 × Icyc
5 × Icyc
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...