Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 646 of 698
REJ09B0146-0500
CKIO
A12 (A11)
*
RD/
WR
CSn
RAS
CASxx
D31 to D0
A11 (A10)
*
A10 to A2
(A9 to A1)
*
TRp1
TRp2
TRp3
TRp4
TMw1
TMw2
TMw3
TMw4
(High)
CKE
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
CSD3
t
CSD3
t
RWD
t
RWD
t
RWD
t
RASD
t
RASD
t
RASD
t
RASD
t
CASD
t
CASD
t
DAKD1
t
DAKD1
DACKn
Note:
*
Items in parentheses ( ) apply to 16-bit bus width connections.
Figure 24.39 Synchronous DRAM Mode Register Write Cycle
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...