Rev. 5.00 May 29, 2006 page xx of xlviii
Item
Page
Revision (See Manual for Details)
24.3.6 Synchronous
DRAM Timing
Figure 24.39
Synchronous DRAM
Mode Register Write
Cycle
646
Figure amended and note added
CKIO
A12 (A11)
*
A11 (A10)
*
A10 to A2
(A9 to A1)
*
TRp1
TRp2
TRp3
TRp4
TMw1
TMw2
TMw3
TMw4
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
AD
t
CSD3
t
CSD3
Note:
*
Items in parentheses ( ) apply to 16-bit bus width
connections.
24.3.7 PCMCIA
Timing
Figure 24.45
PCMCIA I/O Bus Cycle
(TED = 2, TEH = 1,
One Wait, External
Wait)
652
Figure amended
D15 to D0
(read)
ICIOWR
(write)
D15 to D0
(write)
t
ICWSD
t
WDD1
t
ICWSD
t
WDH1
t
WDH4
t
RDS1
24.3.12 Delay Time
Variation Due to Load
Capacitance
Figure 24.63 Load
Capacitance vs. Delay
Time
663
Figure amended
+3
+2
+1
+0
+0
+10 +20 +30
+40 +50
Load Capacitance [pF]
Dela
y Time
[ns]
50 pF stipulated
30 pF stipulated
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...