Rev. 5.00 May 29, 2006 page xxx of xlviii
14.3
Register Description.......................................................................................................... 367
14.3.1 Receive Shift Register (SCRSR).......................................................................... 368
14.3.2 Receive Data Register (SCRDR) ......................................................................... 368
14.3.3 Transmit Shift Register (SCTSR) ........................................................................ 368
14.3.4 Transmit Data Register (SCTDR)........................................................................ 368
14.3.5 Serial Mode Register (SCSMR)........................................................................... 369
14.3.6 Serial Control Register (SCSCR)......................................................................... 372
14.3.7 Serial Status Register (SCSSR)............................................................................ 376
14.3.8 SC Port Control Register (SCPCR)...................................................................... 381
14.3.9 SC Port Data Register (SCPDR) .......................................................................... 382
14.3.10 Bit Rate Register (SCBRR).................................................................................. 383
14.4
Operation .......................................................................................................................... 390
14.4.1 Operation in Asynchronous Mode ....................................................................... 392
14.4.2 Multiprocessor Communication........................................................................... 402
14.4.3 Clock Synchronous Operation ............................................................................. 410
14.5
SCI Interrupt Sources........................................................................................................ 417
14.6
Usage Note........................................................................................................................ 418
Section 15 Smart Card Interface
..................................................................................... 421
15.1
Feature .............................................................................................................................. 421
15.2
Input/Output Pin................................................................................................................ 423
15.3
Register Description.......................................................................................................... 423
15.3.1 Smart Card Mode Register (SCSCMR) ............................................................... 424
15.3.2 Serial Status Register (SCSSR)............................................................................ 425
15.4
Operation .......................................................................................................................... 427
15.4.1 Overview.............................................................................................................. 427
15.4.2 Pin Connections ................................................................................................... 427
15.4.3 Data Format ......................................................................................................... 428
15.4.4 Register Settings .................................................................................................. 429
15.4.5 Clock.................................................................................................................... 431
15.4.6 Data Transmission and Reception........................................................................ 433
15.5
Usage Note........................................................................................................................ 437
Section 16 Serial Communication Interface with FIFO (SCIF)
............................. 441
16.1
Feature .............................................................................................................................. 441
16.2
Input/Output Pin................................................................................................................ 445
16.3
Register Description.......................................................................................................... 445
16.3.1 Receive Shift Register 2 (SCRSR2)..................................................................... 446
16.3.2 Receive FIFO Data Register 2 (SCFRDR2) ........................................................ 446
16.3.3 Transmit Shift Register 2 (SCTSR2) ................................................................... 446
16.3.4 Transmit FIFO Data Register 2 (SCFTDR2) ....................................................... 446
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...