Section 13 Realtime Clock (RTC)
Rev. 5.00 May 29, 2006 page 362 of 698
REJ09B0146-0500
13.5.3
Timing for Setting ADJ Bit in RCR2
After the ADJ bit in RCR2 of the RTC is set to 1, it takes a maximum of approximately 91.6
µ
s
(when a 32.768-kHz crystal resonator is connected to the EXTAL2 pin) for the setting to affect the
value read from the second counter (RSECCNT).
If the result of 30-second adjustment by the ADJ bit in RCR2 needs to be reflected in the value
read from the second counter, be sure to read from the second counter only after at least 91.6
µ
s
(approximately) has passed after the ADJ bit has been set to 1.
Note that 30-second adjustment is actually performed for the second counter at the time the ADJ
bit is set to 1, so this delay does not affect the RTC operation itself.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...