Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 165 of 698
REJ09B0146-0500
8.2
Input/Output Pin
Table 8.1 lists the BSC pin configuration.
Table 8.1
Pin Configuration
Pin Name
Signal
I/O
Description
Address bus
A25 to A0
O
Address output
D15 to D0
I/O
Data I/O
Data bus
D31 to D16
I/O
When 32-bit bus width, data I/O
Bus cycle start
BS
O
Shows start of bus cycle. During burst transfers,
asserts every data cycle.
Chip select 0, 2 to 4
CS0
,
CS2
to
CS4
O
Chip select signal to indicate area being accessed.
Chip select 5, 6
CS5
/
CE1A
,
CS6
/
CE1B
O
Chip select signal to indicate area being accessed.
CS5
/
CE1A
and
CS6
/
CE1B
can also be used as
CE1A
and
CE1B
of PCMCIA.
PCMCIA card
select
CE2A
,
CE2B
O
When PCMCIA is used, CE2A and CE2B
Read/write
RD/
WR
O
Data bus direction indicator signal. Synchronous
DRAM write indicator signal.
Row address strobe
L
RASL
O
When synchronous DRAM is used, RASL for
lower 32-Mbyte address.
Row address strobe
U
RASU
O
When synchronous DRAM is used, RASU for
upper 32-Mbyte address.
Column address
strobe
CASL
O
When synchronous DRAM is used, CASL signal
for lower 32-Mbyte address.
Column address
strobe
CASU
O
When synchronous DRAM is used, CASU signal
for upper 32-Mbyte address.
Data enable 0
WE0
/
DQMLL
O
When memory other than synchronous DRAM is
used, selects D7 to D0 write strobe signal. When
synchronous DRAM is used, selects D7 to D0.
Data enable 1
WE1
/
DQMLU
/
WE
O
When memory other than synchronous DRAM is
used, selects D15 to D8 write strobe signal. When
synchronous DRAM is used, selects D15 to D8.
When PCMCIA is used, strobe signal that
indicates the write cycle.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...