Section 2 CPU
Rev. 5.00 May 29, 2006 page 38 of 698
REJ09B0146-0500
Instruction
Operation
Code
Privileged
Mode
Cycles
T Bit
SUB
Rm,Rn
Rn–Rm
→
Rn
0011nnnnmmmm1000
—
1
—
SUBC
Rm,Rn
Rn–Rm–T
→
Rn,
Borrow
→
T
0011nnnnmmmm1010
—
1
Borrow
SUBV
Rm,Rn
Rn–Rm
→
Rn,
Underflow
→
T
0011nnnnmmmm1011
—
1
Underflow
Note:
*
The normal number of execution cycles is shown. The value in parentheses is the
number of cycles required in case of contention with the preceding or following
instruction.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...