Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 122 of 698
REJ09B0146-0500
Interrupt Source
INTEVT Code
(INTEVT2 Code)
Interrupt
Priority
(Initial Value)
IPR (Bit
Numbers)
Priority
within IPR
Setting Unit
Default
Priority
TMU0
TUNI0
H'400 (H'400)
0 to 15 (0)
IPRA (15 to 12)
—
High
TMU1
TUNI1
H'420 (H'420)
0 to 15 (0)
IPRA (11 to 8)
—
TUNI2
H'440 (H'440)
High
TMU2
TICPI2
H'460 (H'460)
0 to 15 (0)
IPRA (7 to 4)
Low
ATI
H'480 (H'480)
High
PRI
H'4A0 (H'4A0)
RTC
CUI
H'4C0 (H'4C0)
0 to 15 (0)
IPRA (3 to 0)
Low
ERI
H'4E0 (H'4E0)
High
RXI
H'500 (H'500)
TXI
H'520 (H'520)
SCI
(SCI0)
TEI
H'540 (H'540)
0 to 15 (0)
IPRB (7 to 4)
Low
WDT
ITI
H'560 (H'560)
0 to 15 (0)
IPRB (15 to 12)
—
RCMI
H'580 (H'580)
High
BSC
(REF)
ROVI
H'5A0 (H'5A0)
0 to 15 (0)
IPRB (11 to 8)
Low
Low
Note:
*
The code corresponding to an interrupt level shown in table 6.5 is set.
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...