Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 184 of 698
REJ09B0146-0500
Table 8.6
Area 6 Wait Control (Normal Memory I/F)
Description
WCR2's bits
First Cycle
Burst Cycle
(Excluding First Cycle)
Bit 15:
A6W2
Bit 14:
A6W1
Bit 13:
A6W0
Inserted
Wait States
WAIT
WAIT
WAIT
WAIT
Pin
Number of States
Per Data Transfer
WAIT
WAIT
WAIT
WAIT
Pin
0
0
Ignored
2
Enable
0
1
1
Enable
2
Enable
0
2
Enable
3
Enable
0
1
1
3
Enable
4
Enable
0
4
Enable
4
Enable
0
1
6
Enable
6
Enable
0
8
Enable
8
Enable
1
1
1
10
Enable
10
Enable
Table 8.7
Area 5 Wait Control (Normal Memory I/F)
Description
WCR2's bits
First Cycle
Burst Cycle
(Excluding First Cycle)
Bit 12:
A5W2
Bit 11:
A5W1
Bit 10:
A5W0
Inserted
Wait States
WAIT
WAIT
WAIT
WAIT
Pin
Number of States
Per Data Transfer
WAIT
WAIT
WAIT
WAIT
Pin
0
0
Ignored
2
Enable
0
1
1
Enable
2
Enable
0
2
Enable
3
Enable
0
1
1
3
Enable
4
Enable
0
4
Enable
4
Enable
0
1
6
Enable
6
Enable
0
8
Enable
8
Enable
1
1
1
10
Enable
10
Enable
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...