Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 619 of 698
REJ09B0146-0500
24.3.2
Control Signal Timing
Table 24.6
Control Signal Timing
Item
Symbol
Min
Max
Unit
Figure
RESETP
pulse width
t
RESPW
20
*
3
—
tcyc
RESETP
setup time
*
1
t
RESPS
20
—
ns
RESETP
hold time
t
RESPH
2
—
ns
RESETM
pulse width
t
RESMW
12
*
4
—
tcyc
RESETM
setup time
t
RESMS
6
—
ns
RESETM
hold time
t
RESMH
34
—
ns
24.11,
24.12
BREQ
setup time
t
BREQS
6
—
ns
BREQ
hold time
t
BREQH
4
—
ns
24.14
NMI setup time
*
1
t
NMIS
10
—
ns
NMI hold time
t
NMIH
4
—
ns
IRQ5 to IRQ0 setup time
*
1
t
IRQS
10
—
ns
IRQ5 to IRQ0 hold time
t
IRQH
4
—
ns
IRQOUT
delay time
t
IRQOD
—
10
ns
24.12,
24.13
BACK
delay time
t
BACKD
—
10
ns
STATUS1, STATUS0 delay time
t
STD
—
10
ns
Bus tri-state delay time 1
t
BOFF1
0
15
ns
Bus tri-state delay time 2
t
BOFF2
0
15
ns
Bus buffer-on time 1
t
BON1
0
15
ns
Bus buffer-on time 2
t
BON2
0
15
ns
24.14,
24.15
Notes: 1.
RESETP
, NMI, and IRQ5 to IRQ0 are asynchronous. Changes are detected at the
clock fall when the setup shown is used. When the setup cannot be used, detection can
be delayed until the next clock falls.
2. The upper limit of the external bus clock is 66 MHz.
3. In the standby mode, when XTAL oscillation continues, t
RESPn
= t
OSC1
(100µs), when XTAL
oscillation stops, t
RESPW
= t
OSC2
(10 ms). In the sleep mode, t
RESPW
= t
PLL1
(100 µs).
When the clock multiplication ratio is changed, t
RESPW
= t
PLL1
(100 µs).
4. In the standby mode, t
RESMW
= t
OSC2
(10 ms). In the sleep mode,
RESETM
must be kept
low until STATUS (0, 1) changes to reset (HH). When the clock multiplication ratio is
changed,
RESETM
must be kept low until STATUS (0, 1) changes to reset (HH).
Содержание SH7706 Series
Страница 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Страница 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Страница 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Страница 532: ...Section 16 Serial Communication Interface with FIFO SCIF Rev 5 00 May 29 2006 page 484 of 698 REJ09B0146 0500 ...
Страница 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Страница 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Страница 614: ...Section 21 User Debugging Interface H UDI Rev 5 00 May 29 2006 page 566 of 698 REJ09B0146 0500 ...
Страница 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Страница 749: ...SH7706 Group Hardware Manual ...