GD32W51x User Manual
110
31:15
Reserved
Must be kept at reset value.
14:8
EFSIZE[6:0]
Read or w rite EFUSE data size
7:0
EFADDR[7:0]
Read or w rite EFUSE data start address
Note:
This register cannot be modified when the EFSTR bit is 1.
3.5.3.
Control register (EFUSE_CTL)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SWBOOT
0
EFBOOT
0
SWBOOT
1
EFBOOT
1
EFBOOT
LK
EFSB
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
SWBOOT0
Efuse boot 0 bit enable
0: Select boot0_pad as BOOT0 output
1: Select efuse_boot0 as BOOT0 output
4
EFBOOT0
EFUSE boot0
0: Efuse_boot0 = 0
1: Efuse_boot0 = 1
3
SWBOOT1
EFUSE boot 1 bit enable
0: Select boot1_pad as BOOT1 output
1: Select efuse_boot1 as BOOT1 output
2
EFBOOT1
EFUSE boot1
0: Efuse_boot1 = 0
1: Efuse_boot1 = 1
1
EFBOOTLK
EFUSE_CTL register bit[5:2] lock bit
0: Unlock EFUSE_CTL register bit[5:2], these bits can be modify
1: Lock EFUSE_CTL register bit[5:2], these bits can not be modify
0
EFSB
Boot from Secure boot
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...