GD32W51x User Manual
503
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMATB[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
DMATB[15:0]
DMA transfer buffer
When a read or w rite operation is assigned to this register, the register located at
the address range (Start Addr + Transfer Timer* 4) w ill be accessed.
The transfer Timer is calculated by hardw are, and ranges from 0 to DMATC.
Configuration register (TIMERx_CFG)
Address offset: 0xFC
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CHVSEL OUTSEL
rw
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
CHVSEL
Write CHxVAL register selection
This bit-field set and reset by softw are.
0: No effect
1: If w rite the CHxVAL register, the w rite value is same as the CHxVAL value, the
w rite access ignored
0
OUTSEL
The output value selection
This bit-field set and reset by softw are
0: No effect
1: If POEN and IOS is 0, the output disabled
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...