GD32W51x User Manual
974
Figure 29-6. Arithmetic subtraction
Operand length L
Operand A
PKCAU RAM
0x404
Operand B
offset address
0x408
...
0x400
...
0x8B4
0xA44
...
0xBD0
...
input
output
A-B
offset address
0xBD0
0≤A<2
L
, 0≤B<2
L
, 0≤result<2
L
, 0<L≤3136.
Arithmetic multiplication
The arithmetic multiplication operation is selected by configuring MODSEL[5:0] in
PKCAU_CTL register as "001011". The operation declaration is shown in
. The operation result is
“
result = A
×
B
”
.
Figure 29-7. Arithmetic multiplication
Operand length L
Operand A
PKCAU RAM
0x404
Operand B
Offset address
0x408
...
0x400
...
0x8B4
0xA44
...
0xBD0
...
input
output
AxB
Offset address
0xBD0
0≤A<2
L
, 0≤B<2
L
, 0≤result<2
2L
, 0<L≤3136.
Arithmetic comparison
The arithmetic comparison operation is selected by configuring MODSEL[5:0] in PKCAU_CTL
register as "001100". The operation declaration is shown in
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...