GD32W51x User Manual
967
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
BUSY
DMAS
CCF
DIF
r
r
rc_w0
rc_w0
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value.
3
BUSY
Busy bit
0: No processing
1: Data block is in process
2
DMAS
DMA status
0: DMA is disabled (DMAE = 0) and no transfer is processing
1: DMA is
enabled (DMAE = 1) or a transfer is processing
1
CCF
Digest calculation completion flag
0: Digest calculation is not completed
1: Digest calculation is
completed
0
DIF
Data input flag
0: A data is w ritten to data input register
1: A data processing is completed (only the data in input FIFO w ill be processed)
28.7.7.
Context switch register x (HAU_CTXSx) (x = 0...53)
Address offset: 0xF8 + 0x04 × x, (x = 0...53)
Reset value: 0x0000 0002 when x = 0, 0x0000 0000 when x = 1 to 53.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CTXx[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CTXx[15:0]
rw
Bits
Fields
Descriptions
31:0
CTXx[31:0]
The complete internal status of the HAU core. Read and save the register data w hen
a high-priority task is coming to be processed, and restore the saved data back to
the registers to resume the suspended processing.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...