GD32W51x User Manual
529
0: disabled
1: enabled
11
CH2DEN
Channel 2 capture/compare DMA request enable
0: disabled
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable
0: disabled
1: enabled
8
UPDEN
Update DMA request enable
0: disabled
1: enabled
7
Reserved
Must be kept at reset value.
6
TRGIE
Trigger interrupt enable
0: disabled
1: enabled
5
Reserved
Must be kept at reset value.
4
CH3IE
Channel 3 capture/compare interrupt enable
0: disabled
1: enabled
3
CH2IE
Channel 2 capture/compare interrupt enable
0: disabled
1: enabled
2
CH1IE
Channel 1 capture/compare interrupt enable
0: disabled
1: enabled
1
CH0IE
Channel 0 capture/compare interrupt enable
0: disabled
1: enabled
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...