GD32W51x User Manual
163
6.5.
Register definition
RCU secure access base address: 0x5002 3800
RCU non-secure access base address: 0x4002 3800
6.5.1.
Control register (RCU_CTL)
Address offset: 0x00
Reset value: 0x0004 xx83 where x is undefined.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
HXTALR
EADY
HXTALE
NPLL
HXTALE
NI2S
HXTALP
U
PLLI2SST
B
PLLI2SE
N
PLLSTB
PLLEN
PLLDIGS
TB
RFCKME
N
PLLDIGE
N
PLLDIGP
U
CKMEN
HXTALB
PS
HXTALST
B
HXTALE
N
rw
rw
r
rw
r
rw
r
rw
r
rw
rw
rw
rw
rw
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IRC16MCALIB[7:0]
IRC16MADJ[4:0]
RCUPRIP
IRC16MS
TB
IRC16ME
N
r
rw
rw
r
rw
Bits
Fields
Descriptions
31
HXTALREA DY
High Speed crystal oscillator ready set by softw are, w hich can not be w ritten w hen
HXTALEN, HXTALENI2S, HXTALENPLL or PLLDIGEN is enable.
0: HXTAL is not ready set by softw are
1: HXTAL is ready set by softw are
30
HXTALENPLL
High Speed crystal oscillator enable for system CK_PLLP, w hich can be w ritten
w hen PLL is off
Set and reset by softw are. Reset by hardw are w hen entering Deep-sleep or Standby
mode.
0: High speed crystal oscillator for CK_PLLP disable
1: High speed crystal oscillator for CK_PLLP enable
29
HXTALENI2S
High Speed crystal oscillator enable for PLLI2S, w hich can be w ritten w hen PLLI2S
is off
Set and reset by softw are. Reset by hardw are w hen entering Deep-sleep or Standby
mode.
0: High speed crystal oscillator for PLLI2S disable
1: High speed crystal oscillator for PLLI2S enable
28
HXTALPU
High Speed crystal oscillator (HXTAL) Pow er Up, w hich can be w ritten w hen
HXTALEN, HXTALENI2S and HXTALENPLL or PLLDIGEN are on.
Set and reset by softw are. Reset by hardw are w hen entering Deep-sleep or Standby
mode.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...