GD32W51x User Manual
191
Reserved
PMUSPE
N
Reserved
I2C1SPE
N
I2C0SPE
N
Reserved
USART0
SPEN
USART1
SPEN
Reserved
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SPI1SPE
N
Reserved
WWDGT
SPEN
Reserved
TIMER5S
PEN
TIMER4S
PEN
TIMER3S
PEN
TIMER2S
PEN
TIMER1S
PEN
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28
PMUSPEN
PMU clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled PMU clock w hen sleep mode
1: Enabled PMU clock w hen sleep mode
27:23
Reserved
Must be kept at reset value.
22
I2C1SPEN
I2C1 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled I2C1 clock w hen sleep mode
1: Enabled I2C1 clock w hen sleep mode
21
I2C0SPEN
I2C0 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled I2C0 clock w hen sleep mode
1: Enabled I2C0 clock w hen sleep mode
20:19
Reserved
Must be kept at reset value
18
USART0SPEN
USART0 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled USART0 clock w hen sleep mode
1: Enabled USART0 clock w hen sleep mode
17
USART1SPEN
USART1 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled USART1 clock w hen sleep mode
1: Enabled USART1 clock w hen sleep mode
16:15
Reserved
Must be kept at reset value.
14
SPI1SPEN
SPI1 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled SPI1 clock w hen sleep mode
1: Enabled SPI1 clock w hen sleep mode
13:12
Reserved
Must be kept at reset value.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...