GD32W51x User Manual
463
Table 17-2. Complementary outputs controlled by parameters
Com plem entary Param eters
Output Status
POEN ROS
IOS
CHxEN
CHxNEN
CHx_O
CHx_ON
0
0/1
0
0
0
CHx_O / CHx_ON = LOW
CHx_O / CHx_ON output disable.
1
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output disable.
If clock is enable:
CHx_O = ISOx CHx_ON = ISOxN
1
0
1
1
0
0
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output disable.
1
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output enable.
If clock is enable:
CHx_O = ISOx CHx_ON = ISOxN
1
0
1
1
0
0/1
0
0
CHx_O/CHx_ON = LOW
CHx_O/CHx_ON output disable.
1
CHx_O = LOW
CHx_O output disable.
CHx_ON=Ox CPRE
⊕
CHx NP
CHx_ON output enable
1
0
CHx_O=OxCPR E
⊕
CHx P
CHx_O output enable
CHx_ON = LOW
CHx_ON output disable.
1
CHx_O=OxCPR E
⊕
CHx P
CHx_O output enable
CHx_ON=(!Ox CPR E)
⊕
CHxNP
CHx_ON output enable
1
0
0
CHx_O = CHxP
CHx_O output disable.
CHx_ON = CHxNP
CHx_ON output disable.
1
CHx_O = CHxP
CHx_O output enable
CHx_ON=Ox CPRE
⊕
CHx NP
CHx_ON output enable
1
0
CHx_O=OxCPR E
⊕
CHx P
CHx_O output enable
CHx_ON = CHxNP
CHx_ON output enable.
1
CHx_O=OxCPR E
⊕
CHx P
CHx_O output enable
CHx_ON=(!Ox CPR E)
⊕
CHxNP
CHx_ON output enable.
Dead time insertion
The dead time insertion is enabled when both CHxEN and CHxNEN are 1
’
b1, and set POEN
is also necessary. The field named DTCFG defines the dead time delay that can be used for
all channels expect for channel 3. The detail about the delay time, refer to the register
TIMERx_CCHP.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...