GD32W51x User Manual
992
29.4.
Register definition
PKCAU Secure access base address: 0x5C06 1000
PKCAU Non-secure access base address: 0x4C06 1000
29.4.1.
Control register (PKCAU_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register can be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ADDRER
RIE
RAMERR
IE
Reserved
ENDIE Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MODSEL[5:0]
Reserved
START
PKCAUE
N
rw
rw
rw
Bits
Fields
Descriptions
31:21
Reserved
Must be kept at reset value.
20
ADDRERRIE
Address error interrupt enable
0:
Address error interrupt enable
1:
Address error interrupt disable
19
RAMERRIE
RAM error interrupt enable
0:
RAM error interrupt enable
1:
RAM error interrupt disable
18
Reserved
Must be kept at reset value.
17
ENDIE
End of operation interrupt enable
0:
End of operation interrupt enable
1:
End of operation interrupt disable
16:14
Reserved
Must be kept at reset value.
13:8
MODSEL[5:0]
PKCAU operation mode selection
000000: Montgomery parameter computation then modular exponentiation
000001: Montgomery parameter computation only
000010: Modular exponentiation only (Montgomery parameter must be loaded first)
000111: RSA CRT exponentiation
001000: Modular inversion
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...