GD32W51x User Manual
10
Channel x peripheral base address register (DMA_CHxPADDR) ................................. 344
Channel x memory 0 base address register (DMA_CHxM0ADDR)............................... 345
Channel x memory 1 base address register (DMA_CHxM1ADDR)............................... 346
........................................................................... 351
Debug hold function description
........................................................................ 352
Debug support for TIMER, I2C, WWDGT, FWDGT and RTC ....................................... 353
.................................................................................... 359
.............................................................................................. 360
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...