GD32W51x User Manual
103
Figure 3-1. Block diagram of efuse controller
AHB
Master
EFUSE
Registers
EFUSE
Controller
EFUSE
Macro
(2K Bits)
v
FMC
AFIO
SWJ
Write
Read
3.4.
Function overview
3.4.1.
EFUSE architecture
The EFUSE consists of up to 2048 bits storage cells
organized into 256 bytes. EFUSE uses
8-bit address encoding. The following table
Table 3-1. EFUSE address mapping
shows the
address.
Table 3-1. EFUSE address mapping
ADDR [7:0]
EFUSE byte
0000_0000
EFUSE[0]
0000_0001
EFUSE[1]
0000_0010
EFUSE[2]
.
.
.
.
.
.
1111_1111
EFUSE[255]
3.4.2.
EFUSE macro description
The EFUSE macro stores 18 system parameters, every system parameter has different width.
The following table
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...