GD32W51x User Manual
397
9
EWIE
Early w akeup interrupt enable. If the bit is set, an interrupt occurs w hen the counter
reaches 0x40. It can be cleared by a hardw are reset or softw are clock reset (refer
to
错误
!
未找到引用源。
). A w rite operation of 0 has no effect.
8:7
PSC[1:0]
Prescaler. The time base of the w atchdog counter
00: (PCLK1 / 4096) / 1
01: (PCLK1 / 4096) / 2
10: (PCLK1 / 4096) / 4
11: (PCLK1 / 4096) / 8
6:0
WIN[6:0]
The Window value. A reset occur if the w atchdog counter (CNT bits in
WWDGT_CTL) is w ritten w hen the value of the w atchdog counter is greater than
the Window value.
Status register (WWDGT_STAT)
Address offset: 0x08
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
EWIF
rc_w0
Bits
Fields
Descriptions
31:1
Reserved
Must be kept at reset value.
0
EWIF
Early w akeup interrupt flag. When the counter reaches 0x40 or refreshes before it
reaches the w indow value, this bit is set by hardw are even the interrupt is not
enabled (EWIE in WWDGT_CFG is cleared). This bit is cleared by w riting 0. There
is no effect w hen w riting 1.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...