GD32W51x User Manual
210
1: Secure DCI
6.5.30.
AHB3 secure protection status register (RCU_AHB3SECP_STAT)
Address offset: 0xD0
Reset value: 0x0000 0000 (QSPI is not security aware)
Reset value: 0x0000 0002 (QSPI is security aware)
When TZEN = 1, this register provides AHB3 peripheral clock security status. Privileged and
unprivileged, secure and non-secure accesses are all allowed access. When the peripheral
is configured to be secure, the corresponding peripheral clock is also secure. When TZEN =
0, this register
is RAZ
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
QSPISEC
PF
SQPISEC
PF
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value
1
QSPISECPF
QSPI security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure QSPI
1: Secure QSPI
0
SQPISECPF
SQPI security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure SQPI
1: Secure SQPI
6.5.31.
APB1 secure protection status register (RCU_APB1SECP_STAT)
Address offset: 0xD4
Reset value: 0x0000 0000
When TZEN = 1, this register provides APB1 peripheral clock security status. Privileged and
unprivileged, secure and non-secure accesses are all allowed access. When the peripheral
is configured to be secure, the corresponding peripheral clock is also secure. When TZEN =
0, this register
is RAZ.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...