GD32W51x User Manual
747
This field can be w ritten only w hen BUSY = 0.
9:8
IMOD[1:0]
Instruction mode
This field defines the instruction phase mode of operation:
00: No instruction
01: Instruction on a single line
10: Instruction on tw o lines
11: Instruction on four lines
This field can be w ritten only w hen BUSY = 0.
7:0
INSTRUCTION[7:0]
Instruction
Command information to be send to the flash memory.
This field can be w ritten only w hen BUSY = 0.
22.11.14.
Secure Address register (QSPI_ADDR_SEC)
Address offset: 0x118
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
rw
Bits
Fields
Descriptions
31:0
ADDR[31:0]
Address
Address to be send to the external Flash memory
This bits can only be w ritten w hen BUSY = 0 and memory -mapped mode is not
configured.
22.11.15.
Secure Alternate bytes register (QSPI_ALTE_SEC)
Address offset: 0x11C
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ALTE[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ALTE[15:0]
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...