GD32W51x User Manual
945
Reset value: 0x0000 0003
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
BUSY
OFU
ONE
INF
IEM
r
r
r
r
r
Bits
Fields
Descriptions
31:5
Reserved
Must be kept at reset value.
4
BUSY
Busy bit
0: No processing. This is because:
- CAU is disabled by CAUEN = 0 or the processing has been completed.
- No enough data or no enough space in the input/output FIFO to perform a data
block
1: CAU is processing data or key derivation.
3
OFU
Output FIFO is full
0: Output FIFO is not full
1: Output FIFO is full
2
ONE
Output FIFO is not empty
0: Output FIFO is empty
1: Output FIFO is not empty
1
INF
Input FIFO is not full
0: Input FIFO is full
1: Input FIFO is not full
0
IEM
Input FIFO is empty
0: Input FIFO is not empty
1: Input FIFO is empty
27.9.3.
Data input register (CAU_DI)
Address offset: 0x08
Reset value: 0x0000 0000
The data input register is used to transfer plaintext or ciphertext blocks into the input FIFO for
processing. The MSB is firstly written into the FIFO and the LSB is the last one. If the CAUEN
is 0 and the input FIFO is not empty, when it is read, then the first data in the FIFO is popped
out and returned. If the CAUEN is 1, the returned value is undefined. Once it is read, then the
FIFO must be flushed.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...