GD32W51x User Manual
536
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
CH3COMCEN
Channel 3 output compare clear enable
Refer to CH0COMCEN description
14:12
CH3COMCTL[2:0]
Channel 3 compare output control
Refer to CH0COMCTL description
11
CH3COMSEN
Channel 3 output compare shadow enable
Refer to CH0COMSEN description
10
CH3COMFEN
Channel 3 output compare fast enable
Refer to CH0COMSEN description
9:8
CH3MS[1:0]
Channel 3 mode selection
This bit-field specifies the direction of the channel and the input signal selection.
This bit-field is w ritable only w hen the channel is not active. (CH3EN bit in
TIMERx_CHCTL2 register is reset).
00: Channel 3 is configured as output
01: Channel 3 is configured as input, IS3 is connected to CI2FE3
10: Channel 3 is configured as input, IS3 is connected to CI3FE3
11: Channel 3 is configured as input, IS3 is connected to ITS. This mode is w orking
only if an internal trigger input is selected through TRGS bits in TIMERx_S MC F G
register.
7
CH2COMCEN
Channel 2 output compare clear enable.
When this bit is set, the O2CPRE signal is cleared w hen High level is detected on
ETIF input.
0: Channel 2 output compare clear disable
1: Channel 2 output compare clear enable
6:4
CH2COMCTL[2:0]
Channel 2 compare output control
This bit-field controls the behavior of the output reference signal O2CPRE w hich
drives CH2_O. O2CPRE is active high, w hile CH2_O and active level depends on
CH2P bits.
000: Timing mode. The O2CPRE signal keeps stable, independent of the
comparison betw een the output compare register TIMERx_CH2CV and the counter
TIMERx_CNT.
001: Set the channel output. O2CPRE signal is forced high w hen the counter
matches the output compare register TIMERx_CH2CV.
010: Clear the channel output. O2CPRE signal is forced low w hen the counter
matches the output compare register TIMERx_CH2CV.
011: Toggle on match. O2CPRE toggles w hen the counter matches the output
compare register TIMERx_CH2CV.
100: Force low . O2CPRE is forced low level.
101: Force high. O2CPRE is forced high level.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...