GD32W51x User Manual
140
Nam e
Tim e
Discription
T5
1us
Pow er up interval
T6
1us
-
T7
1us
The reserved time of
simulated closing output
clock of HXTAL
If HXTAL is selected to output clock, when HXTALREADY and HXTALEN in RCU_CTL
register are 1, the output clock will be stable within a HXTAL period.
Table 4-8. Power saving mode summary
Mode
Sleep
Deep-sleep
Standby
SRAM_sleep
Wi-Fi_sleep
Descriptio
n
Only CPU
clock is off
All clocks in the
1.2V domain are
off
Disable IRC16M,
HXTAL and PLLs
The 1.2V
domain is pow er
off
Disable
IRC16M, HXTAL
and PLLs
at least one of
SRAM1 /
SRAM2 /
SRAM3 is
pow er off
Wi-Fi_OFF is pow er
off
LDO
Status
On
On or in low
pow er mode or
low -driver mode
Off
On or in low
pow er mode or
low -driver
mode
On or in low pow er
mode or low -driver
mode
Configurat
ion
SLEEPDEE
P = 0
SLEEPDEEP = 1
STBMOD = 0
SLEEPDEEP =
1
STBMOD = 1,
WURST = 1
SRAMxPSLEE
P = 1 (x =
1/2/3)
1. WPEN = 1,
WPSLEEP = 1
2. Or hardw are signal
sleep_w l valid w hen
WPEN = 1
Entry
WFI or WFE
WFI or WFE
WFI or WFE
-
-
Wakeup
Any interrupt
for WFI
Any event
(or interrupt
w hen
SEVONPEN
D is 1) for
WFE
Any interrupt from
EXTI lines for WFI
Any event(or
interrupt w hen
SEVONPEN D is
1) from EXTI for
WFE
NRST pin
WKUP pins
FWDGT reset
RTC
SRAMxPWAKE
= 1(x = 1/2/3)
1. WPWAKE = 1
w hen WPEN = 1
2. Or clear WPEN =
0
3. Or hardw are signal
w ake_w l valid w hen
WPEN = 1
Wakeup
Latency
None
IRC16M w akeup
time,
LDO w akeup time
added if LDO is in
low pow er mode
Pow er on
sequence
100ns
100ns
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...