GD32W51x User Manual
919
0: MNERR interrupt is disabled
1: MNERR interrupt is enabled
0
CTCFIE
Charge-transfer complete flag Interrupt Enable
0: CTCF interrupt is disabled
1: CTCF interrupt is enabled
26.4.3.
Interrupt flag clear register (TSI_INTC)
Address offset: 0x08
Reset value: 0x0000 0000
This register can be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CMNERR CCTCF
w
w
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value
1
CMNERR
Clear max cycle number error
0: Reserved
1: Clear MNERR
0
CCTCF
Clear charge-transfer complete flag
0: Reserved
1: Clear CTCF
26.4.4.
Interrupt flag register (TSI_INTF)
Address offset: 0x0C
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MNERR
CTCF
r
r
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...