GD32W51x User Manual
418
RTCSECP=1)
Tamper x
TPxF
TPxIE
and(TAMPSECP=1
and
RTCSECP=1)
Write 1 in
TPxFC
Y
Y
(*)
NOTE:
(*)Only active when RTC clock source is LXTAL or IRC32K.
Table 16-7. RTC secure interrupts control
Interrupt
Event flag
Control bit
Clear interrupt
flag
Exit sleep
Exit deep-
sleep and
standby
Alarm 0
ALRM0F
ALRM0IE and
(ALRM0SECP=0 and
RTCSECP=0)
w rite 1 in
ALRM0FC
Y
Y
(*)
Alarm 1
ALRM1F
ALRM1IE and
(ALRM0SECP=0 and
RTCSECP=0)
w rite 1 in
ALRM0FC
Y
Y
(*)
Wakeup
WTF
WTIE and (WUTSECP
=0 and
RTCSECP=0)
w rite 1 in WTFC
Y
Y
(*)
Timestamp
TSF
TSIE and (TSSECP =0
and
RTCSECP=0)
w rite 1 in TSFC
Y
Y
(*)
Tamper 0
TP0F
TPIE and
(TAMPSECP=0 and
RTCSECP=0)
Write 1 in
TP0FC
Y
Y
(*)
NOTE:
(*)Only active when RTC clock source is LXTAL or IRC32K.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...