GD32W51x User Manual
948
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OSTA
ISTA
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
OSTA
OUT FIFO interrupt status
0: OUT FIFO interrupt status not pending
1: OUT FIFO interrupt status pending
0
ISTA
IN FIFO interrupt status
0: IN FIFO interrupt not pending
1: IN FIFO interrupt flag pending
27.9.8.
Interrupt flag register (CAU_INTF)
Address offset: 0x1C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OINTF
IINTF
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
OINTF
OUT FIFO enabled interrupt flag
0: OUT FIFO Interrupt not pending
1: OUT FIFO Interrupt pending
0
IINTF
IN FIFO enabled interrupt flag
0: IN FIFO Interrupt not pending
1: IN FIFO Interrupt pending w hen CAUEN is 1
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...