GD32W51x User Manual
739
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
must be kept at reset value
28
SIOO
Send instruction only once mode
This bit has no effect w hen IMOD = 00.
0: Send instruction on every command sequence
1: Send instruction only for the first command sequence
This field can be w ritten only w hen BUSY = 0.
27:26
FMOD[1:0]
Functional mode
This field defines the QSPI functional mode of operation.
00: Indirect w rite mode
01: Indirect read mode
10: Status polling mode
11: Memory-mapped mode
If DMAEN = 1 already, then the DMA controller for the corresponding channel must
be disabled before changing the FMOD value.
This field can be w ritten only w hen BUSY = 0.
25:24
DATAMOD[1:0]
Data mode
This field defines the data phase’s mode of operation:
00: No data
01: Data on a single line
10: Data on tw o lines
11: Data on four lines
This field also determines the dummy phase mode of operation.
This field can be w ritten only w hen BUSY = 0.
23
Reserved
must be kept at reset value
22:18
DUMYC[4:0]
Number of dummy cycles
This field defines the duration of the dummy phase. This field can be w ritten only
w hen BUSY = 0
17:16
ALTESZ[1:0]
Alternate bytes size
This bit defines alternate bytes size:
00: 8-bit alternate byte
01: 16-bit alternate bytes
10: 24-bit alternate bytes
11: 32-bit alternate bytes
This field can be w ritten only w hen BUSY = 0.
15:14
ALTEMOD[1:0]
Alternate bytes mode
This field defines the alternate-bytes phase mode of operation:
00: No alternate bytes
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...