GD32W51x User Manual
56
I/O compensation control register (SYSCFG_CPSCTL)
Address offset: 0x20
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CPS_RDY
Reserved
CPS_EN
r
rw
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8
CPS_RDY
Compensation cell ready flag
0: I/O compensation cell not ready
1: I/O compensation cell ready
7:1
Reserved
Must be kept at reset value
0
CPS_EN
Compensation cell pow er-dow n
0: I/O compensation cell pow er-dow n mode
1: I/O compensation cell enabled
SYSCFG secure configuration register (SYSCFG_SECFG)
Address offset: 0x40
Reset value: 0x0000 0000
When the system is secure (TZEN =1), this register provides write and read access security
only when the access is secure. A non-secure write or read access is RAZ/WI and generates
an illegal access event.
When the system is not secure (TZEN=0), this register is RAZ/WI.
This register can be read and written by privileged and unprivileged access.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FPUSE SRAM1SE
CLASSBS
E
SYSCFGS
E
rw
rw
rw
rw
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...