GD32W51x User Manual
964
0x03: Only bits [31:29] of the last data w ritten to HAU_DI after data sw apping are
valid
...
0x1F: Only bits [31:1] of the last data w ritten to HAU_DI after data sw apping are
valid
Note:
These bits must be configured before setting the CALEN bit.
28.7.4.
HAU data output register (HAU_DO0..7)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
The data output registers are read only registers. They are used to receive results from the
output FIFO. And they are reset by the START bit. Any read access when calculating will be
extended until the calculation is completed.
In SHA-1 mode,
HAU_DO0…4 are used.
In MD5 mode,
HAU_DO0…3 are used.
In SHA-224 mode,
HAU_DO0…6 are used.
In SHA-256 mode,
HAU_DO0…7 are used.
HAU_DO0
Address offset: 0x0C and 0x310
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO0[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO0[15:0]
r
HAU_DO1
Address offset: 0x10 and 0x314
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO1[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO1[15:0]
r
HAU_DO2
Address offset: 0x14 and 0x318
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...