GD32W51x User Manual
961
28.7.
Register definition
HAU secure access base address: 0x5C06 0400
HAU non-secure access base address: 0x4C06 0400
28.7.1.
HAU control register (HAU_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ALGM[1] Reserved
KLM
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MDS
DINE
NWIF[3:0]
ALGM[0]
HMS
DATAM[1:0]
DMAE
START
Reserved
rw
r
r
rw
rw
rw
rw
w
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value.
18
ALGM[1]
Algorithm selection bit 1
17
Reserved
Must be kept at reset value.
16
KLM
Key length mode
0: Key length
≤
64 bytes
1: Key length
>
64 bytes
Note:
This bit must be changed w hen no computation is processing.
15:14
Reserved
Must be kept at reset value.
13
MDS
Multiple DMA Selection
Set this bit if hash message is large files and multiple DMA transfers are needed.
0: Single DMA transfers needed and CALEN bit is automatically set at the end of a
DMA transfer
1: Multiple DMA transfers needed and CALEN bit is not automatically set at the end
of a DMA transfer
12
DINE
DI register not empty
0: The DI register is empty
1: The DI register is not empty
Note:
This bit is cleared w hen START bit or CALEN bit is set as 1.
11:8
NWIF[3:0]
Number of w ords in the input FIFO
Note:
These bits are cleared w hen START bit set or a digest calculation starts
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...