GD32W51x User Manual
877
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
O
E
P
IE
[3
:0
]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
IE
P
IE
[3
:0
]
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value
19:16
OEPIE[3:0]
Out endpoint interrupt enable
0: Disable OUT endpoint-n interrupt
1: Enable OUT endpoint-n interrupt
Each bit represents an OUT endpoint:
Bit 16 for OUT endpoint 0, bit 19 for OUT endpoint 3.
15:4
Reserved
Must be kept at reset value
3:0
IEPIE[3:0]
IN endpoint interrupt enable bits
0: Disable IN endpoint-n interrupt
1: Enable IN endpoint-n interrupt
Each bit represents an IN endpoint:
Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3.
Device VBUS discharge time register (USBFS_DVBUSDT)
Address offset: 0x0828
Reset value: 0x0000 17D7
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...