GD32W51x User Manual
874
is able to trigger an endpoint interrupt in USBFS_DAEPINT register. The bits in this register
are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
IE
P
N
E
E
N
R
e
se
rve
d
E
P
T
X
F
U
D
E
N
C
IT
O
E
N
R
e
se
rve
d
E
P
D
IS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value
6
IEPNEEN
IN endpoint NAK effective interrupt enable bit
0: Disable IN endpoint NAK effective interrupt
1: Enable IN endpoint NAK effective interrupt
5
Reserved
Must be kept at reset value
4
EPTXFUD EN
Endpoint Tx FIFO underrun interrupt enable bit
0: Disable endpoint Tx FIFO underrun interrupt
1: Enable endpoint Tx FIFO underrun interrupt
3
CITOEN
Control In timeout interrupt enable bit
0: Disable control In timeout interrupt
1: Enable control In timeout interrupt
2
Reserved
Must be kept at reset value
1
EPDISEN
Endpoint disabled interrupt enable bit
0: Disable endpoint disabled interrupt
1: Enable endpoint disabled interrupt
0
TFEN
Transfer finished interrupt enable bit
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt
Device OUT endpoint common interrupt enable register (USBFS_DOEPINTEN)
Address offset: 0x0814
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...