GD32W51x User Manual
671
Transmission and reception using DMA.
20.3.
SPI block diagram
Figure 20-1. Block diagram of SPI
Clock Generator
MISO
NSS
SCK
MOSI
TxRx Control Logic
TX Buffer
Shift Register
RX Buffer
Control
Registers
SYSCLK
LSB
MSB
PAD
O
I
APB
PAD
O
I
PAD
O
I
PAD
O
I
IO2
IO3
PAD
O
I
PAD
O
I
20.4.
SPI signal description
20.4.1.
Normal configuration (Not Quad-SPI Mode)
Table 20-1. SPI signal description
Pin nam e
Direction
Description
SCK
I/O
Master: SPI clock output
Slave: SPI clock input
MISO
I/O
Master: Data reception line
Slave: Data transmission line
Master w ith bidirectional mode: Not used
Slave w ith bidirectional mode: Data transmission and
reception line.
MOSI
I/O
Master: Data transmission line
Slave: Data reception line
Master w ith bidirectional mode: Data transmission and
reception line.
Slave w ith bidirectional mode: Not used
NSS
I/O
Softw are NSS mode: Not used
Master in hardw are NSS mode: NSS output for single master
(NSSDRV=1) or for multi-master (NSSDRV=0) application.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...