GD32W51x User Manual
530
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH3OF
CH2OF
CH1OF
CH0OF
Reserved
TRGIF Reserved
CH3IF
CH2IF
CH1IF
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12
CH3OF
Channel 3 over capture flag
Refer to CH0OF description
11
CH2OF
Channel 2 over capture flag
Refer to CH0OF description
10
CH1OF
Channel 1 over capture flag
Refer to CH0OF description
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardw are w hen a
capture event occurs w hile CH0IF flag has already been set. This flag is cleared by
softw are.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8:7
Reserved
Must be kept at reset value.
6
TRGIF
Trigger interrupt flag
This flag is set by hardw are on trigger event and cleared by softw are. When the
slave mode controller is enabled in all modes but pause mode, an active edge on
trigger input generates a trigger event. When the slave mode controller is enabled
in pause mode both edges on trigger input generates a trigger event.
0: No trigger event occurred.
1: Trigger interrupt occurred.
5
Reserved
Must be kept at reset value.
4
CH3IF
Channel 3 ‘s capture/compare interrupt enable
Refer to CH0IF description
3
CH2IF
Channel 2 ‘s capture/compare interrupt enable
Refer to CH0IF description
2
CH1IF
Channel 1 ‘s capture/compare interrupt flag
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...