GD32W51x User Manual
148
w akeup Wi-Fi (Note that the IRC16M clock should be at w ork)
0
Reserved
Must be kept at reset value.
5.4.4.
Control and status register 1 (PMU_CS1)
Address offset: 0x0C
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
When PRIV in PMU_PRICFG register is 1, only privileged access is supported.
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SRAM3PS
_ACTIVE
SRAM3PS
_SLEEP
Reserved
SRAM2PS
_ACTIVE
SRAM2PS
_SLEEP
Reserved
SRAM1PS
_ACTIVE
SRAM1PS
_SLEEP
Reserved
WPS_ACT
IVE
WPS_SLE
EP
Reserved
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
SRAM3PS_A CTIV E
SRAM3 is in active state. Read only
13
SRAM3PS_SLEEP
SRAM3 is in sleep state. Read only
12:11
Reserved
Must be kept at reset value.
10
SRAM2PS_A CTIV E
SRAM2 is in active state. Read only
9
SRAM2PS_SLEEP
SRAM2 is in sleep state. Read only
8:7
Reserved
Must be kept at reset value.
6
SRAM1PS_A CTIV E
SRAM1 is in active state. Read only
5
SRAM1PS_SLEEP
SRAM1 is in sleep state. Read only
4
Reserved
Must be kept at reset value.
3
WPS_ACTIV E
Wi-Fi is in active state. Read only
2
WPS_SLEEP
Wi-Fi is in sleep state. Read only
1:0
Reserved
Must be kept at reset value.
5.4.5.
RF Control register (PMU_RFCTL)
Address offset: 0x20
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...