GD32W51x User Manual
951
CAU_KEY3H
Address offset: 0x38
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY3H[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY3H[15:0]
w
CAU_KEY3L
Address offset: 0x3C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY3L[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY3L[15:0]
w
Bits
Fields
Descriptions
31:0
KEY0...3(H/L)
The key for DES, TDES, AES
27.9.10.
Initial vector registers (CAU_IV0..1(H/L))
Address offset: 0x40 to 0x4C
Reset value: 0x0000 0000
This registers have to be accessed by word (32-bit), and all of them must be written when
BUSY is 0.
In DES/TDES mode, IV0H is the leftmost bits, and IV0L is the rightmost bits of the initialization
vectors.
In AES mode, IV0H is the leftmost bits, and IV1L is the rightmost bits of the initialization
vectors.
CAU_IV0H
Address offset: 0x40
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...