GD32W51x User Manual
27
Figure 18-8. Hardware flow control
Figure 18-9. Break frame occurs during idle state
..............................................................................599
Break frame occurs during a frame
...............................................................................600
Figure 18-11. Example of USART in synchronous mode
..................................................................600
Figure 18-12. 8-bit format USART synchronous waveform (CLEN=1)
........................................601
Figure 18-13. IrDA SIR ENDEC module
Figure 18-14. IrDA data modulation
Figure 18-15. ISO7816-3 frame format
Figure 18-16. USART Receive FIFO structure
........................................................................................605
Figure 18-17. USART interrupt mapping diagram
................................................................................607
Figure 19-1. I2C module block diagram
Figure 19-3. START and STOP condition
.................................................................................................631
Figure 19-4. I2C communication flow with 10-bit address (Master Transmit)
Figure 19-5. I2C communication flow with 7-bit address (Master Transmit)
............................632
Figure 19-6. I2C communication flow with 7-bit address (Master Receive)
..............................632
Figure 19-7. I2C communication flow with 10-bit address (Master Receive when HEAD10R=0)
Figure 19-8. I2C communication flow with 10-bit address (Master Receive when HEAD10R=1)
Figure 19-11. Data transmission
Figure 19-13. I2C initialization in slave mode
........................................................................................640
Figure 19-14. Programming model for slave transmitting when SS=0
.......................................641
Figure 19-15. Programming model for slave transmitting when SS=1
.......................................642
Figure 19-16. Programming model for slave receiving
......................................................................643
Figure 19-17. I2C initialization in master mode
.....................................................................................644
Figure 19-18. Programming model for master transmitting (N<=255)
........................................645
Figure 19-19. Programming model for master transmitting (N>255)
...........................................646
Figure 19-20. Programming model for master receiving (N<=255)
...............................................647
Figure 19-21. Programming model for master receiving (N>255)
.................................................648
Figure 19-22. SMBus Master Transmitter and Slave Receiver communication flow
Figure 19-23. SMBus Master Receiver and Slave Transmitter communication flow
Figure 20-1. Block diagram of SPI
Figure 20-2. SPI timing diagram in normal mode
.................................................................................673
Figure 20-3. SPI timing diagram in Quad-SPI mode (CKPL=1, CKPH=1, LF=0)
Figure 20-4. A typical full-duplex connection
........................................................................................675
Figure 20-5. A typical simplex connection (Master: Receive, Slave: Transmit)
Figure 20-6. A typical simplex connection (Master: Transmit only, Slave: Receive)
Figure 20-7. A typical bidirectional connection
....................................................................................676
Figure 20-8. Timing diagram of TI master mode with discontinuous transfer
Figure 20-9. Timing diagram of TI master mode with continuous transfer
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...